



Project Title: Single-Cycle RISC-V Processor Implemented on FPGA

| Name       | Awais Asghar        |
|------------|---------------------|
| CMS ID     | 427265              |
| Supervisor | Mr. Musadiq Hussain |
| Dated      | 1st July, 2025      |





# **Table of Contents**

| 1. Abstract                               | 2  |
|-------------------------------------------|----|
| 2. Introduction                           | 2  |
| 3. Objectives                             | 2  |
| 4. Tools and Technologies                 | 3  |
| 4.1 Hardware Tools                        | 3  |
| 4.2 Software Tools                        | 3  |
| 4.3 Supporting Files                      | 3  |
| 4.4 Folder Structure                      | 4  |
| 5. Overview of RISC-V ISA                 | 4  |
| 5.1 Instruction Types in RV32I            | 4  |
| 5.2 Key Characteristics                   | 5  |
| 5.3 Why RISC-V?                           | 5  |
| 6. System Architecture                    | 5  |
| 6.1 High-Level Overview                   | 5  |
| 6.2 Major Components                      | 6  |
| 6.3 Data Path and Control Path            | 9  |
| 6.4 Design Approach                       | 9  |
| 7. Implementation Details                 | 10 |
| 7.1 Architectural Overview                | 10 |
| 7.2 Modular Design Structure              | 10 |
| 7.3 Memory Preloading                     | 11 |
| 7.4 Clocking and Timing                   | 11 |
| 8. Testing and Results                    | 12 |
| 8.1 Simulation Environment                | 12 |
| 8.2 Test Strategy                         | 12 |
| 8.3 Instruction Testing                   | 12 |
| 8.4 Sample Test Output (Simulation)       | 12 |
| 8.5 Functional Verification               | 13 |
| 8.6 Hardware Implementation               | 13 |
| 8.7 Visual Results and Simulation Outputs | 13 |
| 8.7.1 RTL Diagrams                        | 14 |
| 8.7.2 Timing Diagrams                     |    |
| 8.7.3 Simulation Outputs                  | 19 |
| 10. Conclusion                            | 24 |





| 11 | References   | 24 |
|----|--------------|----|
| 11 | \c1c1c1c1ccs |    |

#### 1. Abstract

This project presents the design and FPGA-based implementation of a single-cycle RISC-V processor supporting the full RV32I instruction set architecture. Developed using SystemVerilog, the processor features a complete datapath and control unit capable of executing all core RISC-V instructions in a single clock cycle. Major components include the program counter, instruction and data memory, register file, arithmetic logic unit (ALU), immediate generator, control unit, and branch comparator. The system supports R, I, S, B, U, and J-type instructions with correct immediate decoding and memory handling. The design was synthesized and simulated using Xilinx Vivado, and functional correctness was verified through comprehensive SystemVerilog testbenches. This project provides a practical foundation for students and developers interested in computer architecture, digital system design, and hardware-software co-design using RISC-V and FPGAs.

### 2. Introduction

The evolution of computer systems has long been shaped by the architecture of the processors that drive them. In recent years, the open-source RISC-V instruction set architecture (ISA) has emerged as a flexible and scalable alternative to traditional proprietary ISAs. Its simplicity, modularity, and extensibility make it particularly attractive for academic research, embedded system development, and processor design education.

This project explores the design and implementation of a **single-cycle RISC-V processor** that supports the **RV32I base integer instruction set**, developed using **SystemVerilog** and deployed on an **FPGA platform**. The single-cycle architecture, while not optimized for performance, is highly suitable for educational purposes because each instruction is executed in one clock cycle — simplifying control logic and making the data path more transparent to learners.

At its core, the project focuses on building and simulating essential components of the processor, including the **program counter**, **instruction memory**, **register file**, **ALU**, **data memory**, **immediate generator**, and a fully functional **control unit**. The entire design is written in synthesizable SystemVerilog and verified using testbenches in **Xilinx Vivado**.

Beyond the implementation, the project aims to enhance understanding of digital system design, processor architecture, and the fundamental working of a RISC-based CPU. By bridging hardware design concepts with actual implementation on FPGA, it offers a hands-on experience that complements theoretical learning in computer architecture courses.

# 3. Objectives

The primary objective of this project is to design and implement a **single-cycle processor** based on the **RISC-V RV32I instruction set architecture**, using **SystemVerilog** and synthesizing it on an **FPGA platform**. The design emphasizes clarity, modularity, and correctness, making it an ideal educational resource for learning core processor concepts.





## **Specific Objectives Include:**

- To design a complete RISC-V single-cycle datapath that executes one instruction per clock cycle, supporting the full RV32I ISA (R, I, S, B, U, and J types).
- To develop a combinational control unit capable of generating precise control signals based on instruction decoding.
- To implement and integrate core modules such as the program counter, instruction memory, register file, ALU, data memory, immediate generator, and branch comparator.
- To simulate and verify the functionality of each component and the entire processor using testbenches in Xilinx Vivado.
- To synthesize the processor design for FPGA implementation, ensuring it meets timing constraints and operates reliably on hardware.
- To gain practical experience with hardware description languages, digital design principles, and the internal structure of RISC-based CPUs.

## 4. Tools and Technologies

This section outlines the hardware and software tools used throughout the design, simulation, and implementation of the RISC-V single-cycle processor. Each tool was selected for its suitability in FPGA-based processor development and verification.

#### 4.1 Hardware Tools

## • FPGA Development Board: Nexys A7 (Artix-7 FPGA)

The design was synthesized and implemented on the Digilent Nexys A7 development board, featuring a Xilinx Artix-7 FPGA. This board provides a reliable platform for prototyping and validating digital designs in hardware.

## **4.2 Software Tools**

## • Xilinx Vivado Design Suite

Vivado was used for writing, simulating, and synthesizing the SystemVerilog modules. It also facilitated RTL analysis, waveform inspection, and bitstream generation for FPGA configuration.

## • Verilog/SystemVerilog

The processor was fully implemented using synthesizable SystemVerilog, which enables structured, modular hardware design and simulation.

### 4.3 Supporting Files

### • Memory Initialization Files (.mem)

Used to preload the instruction memory (instructions.mem), register values (reg\_init.mem), and data memory (data\_mem.mem) with test program data.

## • Assembly Program Files (.s)

RISC-V assembly source files were written and compiled using a RISC-V toolchain. The resulting machine code was used to populate the memory during simulation and testing.





### 4.4 Folder Structure

| 1.31   |                       |
|--------|-----------------------|
| ./rtl/ | program_counter.sv    |
|        | inst_mem.sv           |
|        | data_mem.sv           |
|        | reg_file.sv           |
|        | imm_gen.sv            |
|        | alu_logic.sv          |
|        | branch_comp.sv        |
|        | control_unit.sv       |
|        | top.sv                |
| ./tb/  | program_counter_tb.sv |
|        | inst_mem_tb.sv        |
|        | data_mem_tb.sv        |
|        | reg_file_tb.sv        |
|        | imm_gen_tb.sv         |
|        | alu_logic_tb.sv       |
|        | branch_comp_tb.sv     |
|        | control_unit_tb.sv    |
|        | top_tb.sv             |

### 5. Overview of RISC-V ISA

The **RISC-V** (**Reduced Instruction Set Computer – Five**) instruction set architecture is an open-source ISA that emphasizes simplicity, extensibility, and modular design. Developed at the University of California, Berkeley, RISC-V has gained significant traction in both academic and industry sectors due to its open licensing model and clean, modern architecture.

This project specifically targets the **RV32I** variant, which is the 32-bit base integer instruction set. RV32I forms the foundation of all RISC-V processors and includes essential instruction types that support a wide range of computational, memory, and control tasks.

## 5.1 Instruction Types in RV32I

The RV32I instruction set includes the following instruction formats, each serving a specific category of operations:

- **R-Type** Register-register arithmetic operations (e.g., add, sub, and, or, sll, sra).
- I-Type Immediate arithmetic and load operations (e.g., addi, lw, jalr).
- **S-Type** Store instructions (e.g., sw, sh, sb).
- **B-Type** Conditional branches (e.g., beq, bne, blt, bge).
- **U-Type** Upper immediate instructions (e.g., lui, auipc).
- **J-Type** Jump instructions (e.g., jal).

Each format is designed to maintain a uniform 32-bit instruction width, simplifying decoding and pipelining in hardware implementations.





## **5.2 Key Characteristics**

- **Simplicity:** The ISA has a reduced number of instructions compared to complex instruction set computers (CISC), making hardware implementation more straightforward.
- **Modularity:** Additional instruction set extensions (e.g., floating point, atomic, compressed instructions) can be optionally added on top of RV32I.
- **Register-Based:** RV32I uses 32 general-purpose registers (x0 to x31), with x0 hardwired to zero.
- **Fixed-Length Instructions:** All RV32I instructions are 32 bits wide, facilitating simpler instruction fetch and decode stages.

### 5.3 Why RISC-V?

RISC-V is particularly suitable for academic projects, research, and custom processor design because of its:

- Open and permissive license (BSD-style),
- Clean and extensible architecture,
- Strong community and tooling support (e.g., compilers, simulators, and verification frameworks).

## 6. System Architecture

The system architecture of the single-cycle RISC-V processor is designed to execute one instruction per clock cycle by combining instruction fetch, decode, execution, memory access, and write-back into a single, unified pipeline stage. This architectural model is simple and well-suited for educational purposes, where clarity and correctness take precedence over performance.

### **6.1 High-Level Overview**

The processor follows the **single-cycle architecture**, where each instruction passes through the following five operations in one clock cycle:

### 1. Instruction Fetch

Retrieves the 32-bit instruction from the instruction memory based on the current value of the program counter (PC).

### 2. Instruction Decode

Decodes the instruction fields such as opcode, source and destination registers, immediate values, and function codes.

#### 3. Execution

Performs arithmetic or logical operations using the ALU. For memory and control instructions, it calculates the effective address or branch target.

### 4. Memory Access

Accesses data memory for load or store operations. For ALU-type instructions, this stage is bypassed.

#### 5. Write Back

Writes the result of the operation (ALU output or loaded data) back to the register file.





## **6.2 Major Components**

- **Program Counter (PC):** Holds the address of the current instruction. Updates every cycle based on branching, jumps, or sequential flow.
- **Instruction Memory:** Stores program instructions and outputs the current instruction based on the PC.

| <b>Instruction Type</b> | Instructions                                            |  |  |  |  |
|-------------------------|---------------------------------------------------------|--|--|--|--|
| R-type                  | add, sub, sll, slt, sltu, xor, srl, sra, or, and        |  |  |  |  |
| I-type                  | addi, slti, sltiu, xori, ori, andi, srai, srli, lb, lh, |  |  |  |  |
|                         | lw, lbu, lhu, jalr                                      |  |  |  |  |
| S-type                  | sb, sh, sw                                              |  |  |  |  |
| B-type                  | beq, bne, blt, bge, bltu, bgeu                          |  |  |  |  |
| U-type                  | lui, auipc                                              |  |  |  |  |
| J-type                  | jal                                                     |  |  |  |  |

• **Control Unit:** Decodes the opcode and function fields to generate control signals that guide data flow and module behavior.



• **Immediate Generator:** Extracts and sign-extends immediate values from instructions (I, S, B, U, J types).

| Format | Bit 31–25             | 24–20    | 19–15 | 14–12  | 11–7        | 6–0    |
|--------|-----------------------|----------|-------|--------|-------------|--------|
| R      | funct7                | rs2      | rs1   | funct3 | rd          | opcode |
| I      | imm[11:0]             | _        | rs1   | funct3 | rd          | opcode |
| I*     | funct7                | imm[4:0] | rs1   | funct3 | rd          | opcode |
| S      | imm[11:5]             | rs2      | rs1   | funct3 | imm[4:0]    | opcode |
| В      | imm[12 10:5]          | rs2      | rs1   | funct3 | imm[4:1 11] | opcode |
| U      | imm[31:12]            | _        | _     | _      | rd          | opcode |
| J      | imm[20 10:1 11 19:12] | _        | _     | _      | rd          | opcode |





• **Register File:** Contains 32 general-purpose 32-bit registers. Supports reading two operands and writing one result per cycle.

| Input Signals         | Size   | Description                         |
|-----------------------|--------|-------------------------------------|
| rs1                   | 5-bit  | Register index to read (source 1)   |
| rs2                   | 5-bit  | Register index to read (source 2)   |
| rd                    | 5-bit  | Register index to write (dest)      |
| dataW                 | 32-bit | Data to write into rd               |
| RegWEn                | 1-bit  | Write enable signal                 |
| clk                   | 1-bit  | Clock signal (write on rising edge) |
| <b>Output Signals</b> | Size   | Description                         |
| data1                 | 32-bit | Data read from register rs1         |
| data2                 | 32-bit | Data read from register rs2         |



• **ALU** (**Arithmetic Logic Unit**): Performs arithmetic, logical, shift, and comparison operations. Controlled via a 4-bit alu\_op signal.

| R-Type Instruction | Meaning            | alu_op (4-bit) |
|--------------------|--------------------|----------------|
| ADD                | op1 + op2          | 4'b0000        |
| SUB                | op1 - op2          | 4'b0001        |
| SLL                | op1 << op2[4:0]    | 4'b0010        |
| SLT                | signed less than   | 4'b0011        |
| SLTU               | unsigned less than | 4'b0100        |
| XOR                | op1 ^ op2          | 4'b0101        |
| SRL                | op1 >> op2[4:0]    | 4'b0110        |
| SRA                | signed >>          | 4'b0111        |
| OR                 | op1                | op2            |
| AND                | op1 & op2          | 4'b1001        |
| I-Type Instruction | ALU Operation      | alu_op (4-bit) |
| addi               | ADD (rs1 + imm)    | 4'b0000        |
| slti               | SLT                | 4'b0011        |
| sltiu              | SLTU               | 4'b0100        |
| xori               | XOR                | 4'b0101        |
| srli               | SRL                | 4'b0110        |
| srai               | SRA                | 4'b0111        |
| ori                | OR                 | 4'b1000        |
| andi               | AND                | 4'b1001        |





• **Data Memory:** Read and write access to a 32-bit word-aligned memory block. Used by load and store instructions.



| Function     | Size  | Port<br>Name | Description                                              |
|--------------|-------|--------------|----------------------------------------------------------|
| Inputs       |       |              |                                                          |
| Input        | 32-   | addr         | Address of the memory location to read from or write     |
| Address      | bit   |              | to.                                                      |
| Input Data   | 32-   | dataW        | Data to be written to memory during store operations.    |
|              | bit   |              |                                                          |
| Write        | 1-bit | MemRW        | Control signal: 1 enables write, 0 disables it (for read |
| Enable       |       |              | operations only).                                        |
| Clock Signal | 1-bit | clk          | Required for write operations; data is written on the    |
|              |       |              | rising edge.                                             |
| Function     | 3-bit | funct3       | Determines data size and type (e.g., byte, halfword,     |
| Code         |       |              | word; signed or unsigned).                               |
| Outputs      |       |              |                                                          |
| Data Output  | 32-   | dataR        | Data read from the addressed memory location.            |
| _            | bit   |              | ·                                                        |

• **Branch Comparator:** Compares register values for conditional branch decisions based on signed or unsigned interpretations.

| Inpu                                   | ts     | Outputs   |               |       |           |  |
|----------------------------------------|--------|-----------|---------------|-------|-----------|--|
| Function                               | Size   | Port Name | Function      | Size  | Port Name |  |
| Data Buses                             | 32-Bit | A<br>B    | 1 if (A == B) | 1-Bit | Eq        |  |
| Control Bit for<br>Unsigned Comparison | 1-Bit  | BrUn      | 1 if (A < B)  | 1-Bit | Lt        |  |







• **Multiplexers:** Used for selecting between immediate/register inputs to the ALU and between different sources for the write-back data.

#### 6.3 Data Path and Control Path

The architecture integrates a **data path**, which handles the flow of data between modules, and a **control path**, which manages how that data flows based on the current instruction.

- The data path includes modules such as the ALU, register file, and memories.
- The **control path** is governed by the control unit, which interprets the instruction's opcode and generates the appropriate signals.



### 6.4 Design Approach

The processor is designed using **modular SystemVerilog code**, where each module represents a functional unit (e.g., alu\_logic, imm\_gen, data\_mem). This modularity ensures reusability, ease of debugging, and clarity. All modules are interconnected in a **top-level module**, which integrates and synchronizes data flow and control signals. The processor is fully synthesizable and has been simulated for verification using Vivado tools.





| Inst[31:0] | BrEq | BrLT | PCSel | lmrþSe | BrUn | ASel | BSel | ALUSel | MemRW | RegWEn | WBSel |
|------------|------|------|-------|--------|------|------|------|--------|-------|--------|-------|
| add        | *    | *    | +4    | *      | *    | Reg  | Reg  | Add    | Read  | 1      | ALU   |
| sub        | *    | *    | +4    | *      | *    | Reg  | Reg  | Sub    | Read  | 1      | ALU   |
| (R-R Op)   | *    | *    | +4    | *      | *    | Reg  | Reg  | (Op)   | Read  | 1      | ALU   |
| addi       | *    | *    | +4    | I      | *    | Reg  | Imm  | Add    | Read  | 1      | ALU   |
| lw         | *    | *    | +4    | I      | *    | Reg  | Imm  | Add    | Read  | 1      | Mem   |
| sw         | *    | *    | +4    | S      | *    | Reg  | Imm  | Add    | Write | 0      | *     |
| beq        | 0    | *    | +4    | В      | *    | PC   | Imm  | Add    | Read  | 0      | *     |
| beq        | 1    | *    | ALU   | В      | *    | PC   | Imm  | Add    | Read  | 0      | *     |
| bne        | 0    | *    | ALU   | В      | *    | PC   | Imm  | Add    | Read  | 0      | *     |
| bne        | 1    | *    | +4    | В      | *    | PC   | Imm  | Add    | Read  | 0      | *     |
| blt        | *    | 1    | ALU   | В      | 0    | PC   | Imm  | Add    | Read  | 0      | *     |
| bltu       | *    | 1    | ALU   | В      | 1    | PC   | lmm  | Add    | Read  | 0      | *     |
| jalr       | *    | *    | ALU   | I      | *    | Reg  | lmm  | Add    | Read  | 1      | PC+4  |
| jal        | *    | *    | ALU   | J      | *    | PC   | lmm  | Add    | Read  | 1      | PC+4  |
| auipc      | *    | *    | +4    | U      | *    | PC   | Imm  | Add    | Read  | 1      | ALU   |

# 7. Implementation Details

This section describes how the single-cycle RISC-V processor was implemented in SystemVerilog and synthesized on the Nexys A7 FPGA board. The design was modular, with each major component developed, verified, and then integrated into the top-level module.

### 7.1 Architectural Overview

The processor follows a **single-cycle datapath** architecture, meaning each instruction is fetched, decoded, executed, and completed in one clock cycle. This design is ideal for educational purposes as it offers clarity and simplicity in understanding instruction execution.

## 7.2 Modular Design Structure

Each functional unit was implemented as a separate SystemVerilog module:





### • Program Counter (PC):

Holds the current instruction address. It is updated every cycle based on branch or jump decisions.

## • Instruction Memory (inst\_mem):

A read-only module that provides the 32-bit instruction at the current PC address. Instructions are pre-loaded from a file.

## • Register File (reg file):

Stores 32 general-purpose registers. Supports simultaneous read from two registers and write to one, with register 0 hardwired to zero.

## • Immediate Generator (imm gen):

Extracts and sign-extends immediate values from instruction fields depending on the instruction format (I, S, B, J, or U).

## • ALU (alu logic):

Performs arithmetic and logical operations based on a 4-bit control signal. Supports operations such as add, sub, and, or, shift, set-less-than, etc.

## • Control Unit (control unit):

Decodes the opcode and generates all necessary control signals: ALU operation, write enable, memory access control, etc.

## • Data Memory (data mem):

A read/write memory for load and store instructions. Read operations are combinational, while write operations occur on the rising edge of the clock.

## • Branch Comparator (branch comp):

Evaluates equality and less-than conditions between register values to support conditional branching.

## • Top Module (top):

Integrates all modules and manages signal routing between them. Controls program flow based on PC updates and instruction type.

## 7.3 Memory Preloading

- Instruction Memory: Initialized from instructions.mem, which contains hexencoded machine code.
- Data Memory: Initialized from data mem.mem for testing data accesses.
- **Register File:** Preloaded from reg\_init.mem to simplify early debugging and validation.

### 7.4 Clocking and Timing

The design uses a **single positive-edge triggered clock**. Since the processor is single-cycle, all operations (including memory access, ALU computation, and register updates) occur within one clock cycle. This imposes strict timing constraints, but simplifies control and debugging.





## 8. Testing and Results

Rigorous testing was conducted at both module and system levels to ensure the correct functionality of the single-cycle RISC-V processor. Simulation and waveform analysis were performed to verify signal flow, control logic, and instruction execution.

#### **8.1 Simulation Environment**

All testing was carried out using **Xilinx Vivado**. Each module was first verified in isolation using individual testbenches before being integrated into the top-level top module. Simulation waveforms were analyzed using Vivado's simulator.

## 8.2 Test Strategy

The testing process followed a **bottom-up verification approach**, consisting of:

- **Unit Testing:** Each module such as the ALU, Register File, Data Memory, Control Unit, and Immediate Generator was tested independently.
- **Integration Testing:** Modules were gradually integrated into the top-level processor, and signals were traced to verify proper connectivity and sequencing.
- **System Testing:** Full instruction sequences (written in RISC-V assembly and compiled to machine code) were loaded into instructions.mem and executed in simulation.

## **8.3 Instruction Testing**

The following categories of RISC-V instructions were tested:

| Category            | Example Instructions Tested                 |  |  |  |  |  |
|---------------------|---------------------------------------------|--|--|--|--|--|
| Arithmetic          | add, sub, addi, and, or, xor, sll, srl, sra |  |  |  |  |  |
| Comparison          | slt, slti, sltu, sltiu                      |  |  |  |  |  |
| Memory Access       | lw, sw, lb, lh, lbu, lhu, sb, sh            |  |  |  |  |  |
| <b>Control Flow</b> | beq, bne, blt, bge, jal, jalr               |  |  |  |  |  |
| Immediate & Upper   | lui, auipc                                  |  |  |  |  |  |

Each instruction was validated by checking:

- ALU result correctness
- Register file updates
- Branch decisions and PC updates
- Data memory read/write behavior

## 8.4 Sample Test Output (Simulation)

A sample program was written to:

- Load values from memory
- Perform arithmetic operations





- Conditionally branch
- Store results back into memory

The simulation waveforms showed:

- Accurate fetch-decode-execute behavior
- Correct memory address generation
- Proper write-back of ALU results or memory data to registers
- Precise branching and jumping control

## **8.5 Functional Verification**

All tested instructions executed as expected:

- **Register values** were updated correctly.
- Data memory access followed alignment and funct3 modes precisely.
- **Branches and jumps** redirected the PC accurately under the right conditions.

### 8.6 Hardware Implementation

Although simulation was the primary verification method, the design was also synthesized for the **Nexys A7 FPGA** using Vivado to check resource utilization and synthesis errors. The design met timing and area constraints comfortably, verifying its feasibility for real hardware deployment.



## 8.7 Visual Results and Simulation Outputs

This section presents visual insights from the simulation and synthesis processes. These include RTL diagrams, waveform outputs, and timing diagrams from key modules, helping to verify the functional correctness and structural design of the processor.





## 8.7.1 RTL Diagrams

These RTL (Register Transfer Level) views were auto-generated using Xilinx Vivado. They illustrate the structural connectivity and module instantiations within the design.



Figure 8.1: RTL schematic of the Top Module



Figure 8.2: RTL schematic of the Control Unit Module



Figure 8.3: RTL schematic of the Instruction Memory Module







Figure 8.4: RTL schematic of the Branch Comparator Module



Figure 8.5: RTL schematic of the Immediate Generator Module



Figure 8.6: RTL schematic of the Register File Module



Figure 8.7: RTL schematic of the Program Counter Module







Figure 8.8: RTL schematic of the ALU Logic Module



Figure 8.9: RTL schematic of the Data Memory Module





# 8.7.2 Timing Diagrams

Timing diagrams were extracted from Vivado simulations to validate functional behavior.

# **Top Module:**







## **Control Unit Module:**



## **Instruction Memory Module:**

| Name           | Value    | 0 ns     | 1 ns        | 2 ns        | 3 ns     | 4 ns      | 5 ns      | 6 ns      | 7 ns      | 8 ns      | 9 ns      | 10 ns     | 11 ns     | 12 ns     | 13 ns     |
|----------------|----------|----------|-------------|-------------|----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
| > 👺 addr[31:0] | 0000014c |          |             | 1000000000  |          |           | 00000000  | 00000004  | 00000008  | 0000000e  | 00000010  | 00000014  | 00000018  | 0000001c  | 00000020  |
| > W inst[31:0] | 000002ef |          |             | X0000000K   |          |           | 00610193  | 006282Ъ3  | 009403ъ3  | 406101Ь3  | 406282b3  | 409403b3  | 006111ь3  | 006292Ь3  | 009413Ь3  |
|                |          |          |             |             |          |           |           |           |           |           |           |           |           |           |           |
|                |          |          |             |             |          |           |           |           |           |           |           |           |           |           |           |
| Name           | Value    | 14 ns    | 15 ns       | 16 ns       | 17 ns    | 18 ns     | 19 ns     | 20 ns     | 21 ns     | 22 ns     | 23 ns     | 24 ns     | 25 ns     | 26 ns     | 27 ns     |
| > W addr[31:0] | 0000014c | 00000024 | 00000028    | 0000002c    | 00000030 | 00000034  | 00000038  | 0000003c  | 00000040  | 00000044  | 00000048  | 0000004c  | 00000050  | 00000054  | 00000058  |
| > W inst[31:0] | 000002ef | 006121b3 | 0062a2b3    | 009423b3    | 006131b3 | 0062b2b3  | 009433ъ3  | 00614153  | 0062c2b3  | 009443b3  | 00615153  | 0062d2b3  | 009453b3  | 406151b3  | 4062d2b3  |
|                |          |          |             |             |          |           |           |           |           |           |           |           |           |           |           |
|                |          |          |             |             |          |           |           |           |           |           |           |           |           |           |           |
| Name           | Value    | 28 ns    | 29 ns       | 30 ns       | 31 ns    | 32 ns     | 33 ns     | 34 ns     | 35 ns     | 36 ns     | 37 ns     | 38 ns     | 39 ns     | 40 ns     | 41 ns     |
| > W addr[31:0] | 0000014c | 0000005c | 00000060    | 00000064    | 00000068 | 0000006c  | 00000070  | 00000074  | 00000078  | 0000007c  | 00000080  | 00000084  | 00000088  | 0000008c  | 00000090  |
| > W inst[31:0] | 000002ef | 409453b3 | 006161P3    | 0062е2Ъ3    | 009463b3 | 006171b3  | 0062f2b3  | 00947363  | 00510113  | 00528213  | 00540313  | 00512113  | 0052a213  | 00542313  | 00513113  |
|                |          |          |             |             |          |           |           |           |           |           |           |           |           |           |           |
| Name           | Value    | 42 ns    | 43 ns       | 44 ns       | 45 ns    | 46 ns     | 47 ns     | 48 ns     | 49 ns     | 50 ns     | ,51 ns    | ,52 ns    | ,53 ns    | 54 ns     | ,55 ns    |
| > W addr[31:0] | 0000014c | 00000094 | 00000098    | 0000009c    | 000000a0 | 000000a4  | 000000a8  | 000000ac  | 000000ь0  | 00000064  | 000000ъ8  | 000000Ъс  | 00000000  | 000000c4  | 00000008  |
| > W inst(31:0) | 0000014C | 0052b213 | 00543313    | 00514113    | 0052c213 | 00544313  | 00515113  | 00524213  | 00545313  | 40515113  | 4052d213  | 40545313  | 00516113  | 0052e213  | 00546313  |
|                |          | î —      |             |             |          | <u> </u>  | <u> </u>  | 1         | 1         | 1         | <u> </u>  | 1         | 1         | <b></b>   | 1         |
|                |          |          |             |             |          |           |           |           |           |           |           |           |           |           |           |
| Name           | Value    | 56 ns    | 57 ns       | 58 ns       | 59 ns    | 60 ns     | 61 ns     | 62 ns     | 63 ns     | 64 ns     | 65 ns     | 66 ns     | 67 ns     | 68 ns     | 69 ns     |
| > 👺 addr[31:0] | 0000014c | 000000cc | 00000040    | 0000004     | 00000048 | 000000de  | 000000000 | 000000e4  | 000000e8  | 000000ec  | 00000010  | 00000024  | 00000018  | 000000fe  | 00000100  |
| > W inst[31:0] | 000002ef | 00517113 | 0052f213    | 00547313    | 00010083 | 00428183  | 00840303  | 00011083  | 00329183  | 00441303  | 00012083  | 0042a183  | 00542303  | 00014083  | 0052c183  |
|                |          |          |             |             |          |           |           |           |           |           |           |           |           |           |           |
|                |          |          |             |             |          |           |           |           |           |           |           |           |           |           |           |
| Name           | Value    | 70 ns    | 71 ns       | 72 ns       | 73 ns    | 74 ns     | 75 ns     | 76 ns     | 77 ns     | 78 ns     | 79 ns     | 80 ns     | 81 ns     | 82 ns     | 83 ns     |
| > W addr[31:0] | 0000014c | 00000104 | 00000108    | 0000010c    | 00000110 | 00000114  | 00000118  | 0000011c  | 00000120  | 00000124  | 00000128  | 0000012c  | 00000130  | 00000134  | 00000138  |
| > W inst[31:0] | 000002ef | 00244303 | 00015083    | 0022d183    | 000100e7 | 004281e7  | 00008067  | 00645303  | 00310023  | 006282m3  | 009401a3  | 00311023  | 006291m3  | 00941423  | 00312023  |
|                |          |          |             |             |          |           |           |           |           |           |           |           |           |           | 89,000 p  |
| Name           | Value    | 18       | 2,500 ps  8 | 3,000 ps  6 | 3,500 ps | 84,000 ps | 84,500 ps | 85,000 ps | 85,500 ps | 86,000 ps | 86,500 ps | 87,000 ps | 87,500 ps | 88,000 ps | 88,500 ps |
| > W addr[31:0] | 0000014c | 00000134 |             | 00000138    |          | 0000013c  |           | 00000140  |           | 00000144  |           | 00000148  |           | 0000014e  |           |
| > W inst[31:0] | 000002ef | 00941423 |             | 00312023    |          | 0062m123  |           | 009422a3  |           | 010000ef  |           | ff9ff16f  |           | 000002ef  |           |
|                |          |          |             |             |          |           |           |           |           | 1         |           | 1         |           |           |           |

# **Branch Comparator Module:**



## **Immediate Generator Module:**

|                       |          |          |          |          |          |          |          |          |          |          |          |          |          |          |          | 14.000 ns |
|-----------------------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|-----------|
| Name                  | Value    | 0 ns     | l ns     | 2 ns     | 3 ns     | 4 ns     | 5 ns     | 6 ns     | 7 ns     | 8 ns     | 9 ns     | 10 ns    | 11 ns    | 12 ns    | 13 ns    | 14 ns     |
| > W instruction(31:0) | 12345117 | 00510293 | ffd10293 | 00c27193 | 0100006f | ff9ff06f | 00008067 | 00c58663 | fef506e3 | 00050063 | 00ь12023 | 00a12223 | 00912323 | 12345037 | 12345117 |           |
| > W imm_out(31:0)     | 12345000 | 00000005 | tttttttd | 0000000c | 00000010 | ttttttt0 | 00000000 | 0000000c | ffffffec | 00000000 |          | 00000004 | 00000006 | 12345000 |          |           |
|                       |          |          |          |          |          |          |          |          |          |          |          |          |          |          |          |           |

## **Program Counter Module:**







## **Register File Module:**



## **ALU Logic Module:**



## **Data Memory Module:**



### 8.7.3 Simulation Outputs

These snapshots show the overall system execution for a sample RISC-V program.

## **Branch Comparator Module:**

```
# run 1000ns
[Equal (signed)] a = 10, b = 10, BrUn = 0 -> BrEq = 1, BrLt = 0
[Less Than (signed)] a = 4294967291, b = 3, BrUn = 0 -> BrEq = 0, BrLt = 1
[Greater Than (signed)] a = 10, b = 4294967276, BrUn = 0 -> BrEq = 0, BrLt = 0
[Less Than (unsigned)] a = 1, b = 4294967295, BrUn = 1 -> BrEq = 0, BrLt = 1
[Greater Than (unsigned)] a = 4294967294, b = 1, BrUn = 1 -> BrEq = 0, BrLt = 0
[Equal (unsigned)] a = 4294967295, b = 4294967295, BrUn = 1 -> BrEq = 1, BrLt = 0
```





## **Top Module:**

```
Time: 80000 | PC=0x0000001c | Inst=0x00208333 | rsl=xl=0x0000005 | Time: 90000 | PC=0x00000020 | Inst=0x401183b3 | rsl=x3=0x0000000f |
| Time: 90000 | PC-0x00000001 | Inst-0x001833 | rsl=xl=0x000000005 | rs2-xl=0x000000005 | rd=xl | alu_op=0001 | alu_result=0x000000001 | RepRF=0 | RepRF=1 | Memout=0x00000000 | Rimes | RepRF=1 | Memout=0x00000000 | RepRF=1 | R
                                                                                                                                                     rs2=x1=0x000000005 |
                                                                                                                                                                                                  rd=x7 | alu_op=0001 |
rd=x8 | alu_op=0010
                                                                                                                                                                                                                                                                                                                          RegWrite=1
             350000
                                                                    Inst=0x00108463
                                                                                                           rsl=xl=0x00000005 | rs2=xl=0x00000005 | rs1=xl=0x000000005 | rs2=x2=0x000000000 |
                                                                                                                                                                                                  rd=x8 | alu op=0000 | alu result=0x00000000a | MemRW=0 | RegWrite=0 | MemOut=0x00000000
                                                                                                                                                                                                  rd=x8 | alu_op=0000 | alu_result=0x00000000f | MemRW=0 | RegWrite=0 | MemOut=0x00000000
  Time: 360000
                                 PC=0x000000090 | Inst=0x00209463 |
  Time: 370000 | PC-0x00000098 | Inst-0x0020463 | rsl=xl=0x00000005 | rs2=x2=0x00000008 | rd=x8 | alu_op=000 | alu_result=0x0000000f | MemRN=0 | RegNrite=0 | MemOut=0x00000000 | MemRN=0 | RegNrite=0 | MemOut=0x00000000 | Rime: 380000 | PC-0x00000008 | Inst-0x001563 | rsl=x2=0x00000008 | rd=x8 | alu_op=000 | alu_result=0x00000000 | MemRN=0 | RegNrite=0 | MemOut=0x00000000 | RegNrite=0 | MemOut=0x00000000 | RegNrite=0 | MemOut=0x00000000 | RegNrite=0 | MemOut=0x00000000 | RegNrite=0 | RegNrite=0 | MemOut=0x00000000 | RegNrite=0 | RegNrite=0 | MemOut=0x00000000 | RegNrite=0 | RegNrite=0 | RegNrite=0 | MemOut=0x00000000 | RegNrite=0 | RegNrite=0 | RegNrite=0 | MemOut=0x00000000 | RegNrite=0 | RegNrite
  Time: 410000 | PC=0x0000000b8 | Inst=0x0080056f | rs1=x0=0x000000000 | rs2=x8=0x00000005 | rd=x10 | alu_op=0000 | alu_result=0x00000005 | MemRW=0 |
RegWrite=1 | MemOut=0x000000000
                                                                                                                                                                                                                                                                                                                                                       | RegWrite=1 | MemOut=0x00000029
                                                                       | Inst=0x00125b13 | rsl=x4=0x000000ff | rs2=xl=0x00000005 | rd=x22 | alu_op=0110 | alu_result=0x0000007f | MemRW=0 | Inst=0x4012db93 | rsl=x5=0x1245008 | rs2=xl=0x00000005 | rd=x23 | alu_op=0111 | alu_result=0x0000007f | MemRW=0 | Inst=0x4012db93 | rsl=xsl=0x00000006 | rs2=xd=0x00000000f | rd=x23 | alu_op=0101 | alu_result=0x0000006 | MemRW=0 | Inst=0x006fa023 | rsl=x3l=0x0000006 | rs2=xd=0x0000000f | rd=x0 | alu_op=0000 | alu_result=0x00000064 | MemRW=1 | Inst=0x006fa023 | rsl=x3l=0x0000006 | rs2=xd=0x00000006 | rd=x0 | alu_op=0000 | alu_result=0x00000066 | MemRW=1 | Inst=0x006fa023 | rsl=x3l=0x00000064 | rs2=xd=0x00000006 | rd=x0 | alu_op=0000 | alu_result=0x00000066 | MemRW=1 | Inst=0x006fa023 | rsl=x3l=0x00000066 | rs2=xd=0x00000006 | rd=x2 | alu_op=0000 | alu_result=0x00000066 | MemRW=1 | Inst=0x004fa03 | rsl=x3l=0x00000066 | rs2=xd=0x0000000f | rd=x25 | alu_op=0000 | alu_result=0x00000068 | MemRW=0 | Inst=0x004fa03 | rsl=x3l=0x00000066 | rs2=xd=0x00000006f | rd=x26 | alu_op=0000 | alu_result=0x00000068 | MemRW=0 | Inst=0x006fe03 | rsl=x3l=0x00000066 | rs2=xd=0x00000005 | rd=x26 | alu_op=0000 | alu_result=0x00000066 | MemRW=0 | Inst=0x006fe03 | rsl=x3l=0x00000066 | rs2=xd=0x00000005 | rd=x26 | alu_op=0000 | alu_result=0x00000066 | MemRW=0 | Inst=0x0020666 | rsl=xl=0x00000066 | rs2=xd=0x00000066 | rd=x82 | alu_op=0000 | alu_result=0x00000066 | MemRW=0 | RemRW=0 | R | Inst=0x00020663 | rsl=xl=0x00000066 | rs2=xd=0x00000066 | rd=x82 | alu_op=0000 | alu_result=0x0000006 | MemRW=0 | R | Inst=0x0015663 | rsl=xl=0x00000006 | rs2=xd=0x00000066 | rd=x8 | alu_op=0000 | alu_result=0x0000006 | MemRW=0 | R | Inst=0x0015663 | rsl=xl=0x00000006 | rs2=xd=0x00000066 | rd=x8 | alu_op=0000 | alu_result=0x00000006 | MemRW=0 | R | Inst=0x0015663 | rsl=xl=0x00000006 | rs2=xd=0x00000066 | rd=x8 | alu_op=0000 | alu_result=0x0000006 | MemRW=0 | R | Inst=0x0015663 | rsl=xl=0x00000006 | rs2=xd=0x00000066 | rd=x8 | alu_op=0000 | alu_result=0x0000006 | MemRW=0 | R | Inst=0x0015663 | rsl=xl=0x00000066 | rs2=xd=0x00000066 | rd=x8 | alu_
  Time: 520000
                                    PC=0x00000060
                                                                                                                                                                                                                                                                                                                                                       RegWrite=1
                                                                                                                                                                                                                                                                                                                                                                                     MemOut=0x00000xxxx
  Time: 530000
                                    PC=0x00000064
                                                                                                                                                                                                                                                                                                                                                                                     MemOut=0x00000000
  Time: 540000
Time: 540000
Time: 550000
Time: 560000
Time: 570000
                                   PC=0x00000068
PC=0x0000006c
PC=0x00000070
PC=0x00000074
                                                                                                                                                                                                                                                                                                                                                      RegWrite=0
RegWrite=0
RegWrite=0
                                                                                                                                                                                                                                                                                                                                                                                     MemOut=0x00000000f
                                                                                                                                                                                                                                                                                                                                                         RegWrite=1 | MemOut=0x00000000f
  Time: 580000
                                    PC=0x00000078
                                                                                                                                                                                                                                                                                                                                                         RegWrite=1 | MemOut=0x00000000a
  Time: 590000
                                    PC=0x0000007c
                                                                                                                                                                                                                                                                                                                                                         RegWrite=1 | MemOut=0x00000000a
  Time: 600000
                                    PC=0x00000080
                                                                                                                                                                                                                                                                                                                                                        | RegWrite=1 | MemOut=0x00000005
| RegWrite=1 | MemOut=0x00000005
  Time: 610000
                                     PC=0x00000084
  Time: 620000
                                     PC=0x00000088
                                                                                                                                                                                                                                                                                                                                                    RegWrite=0
                                                                                                                                                                                                                                                                                                                                                                                   MemOut=0x000000000
                                                                                                                                                                                                                                                                                                                                                    RegWrite=0
RegWrite=0
RegWrite=0
                                     PC=0v000000000
                                    PC=0x000000090
PC=0x000000008
PC=0x0000000a0
PC=0x0000000a8
                                                                                                                                                                                                                                                                                                                                                     RegWrite=0
  Time: 670000
                                    PC=0x000000b0
                                                                        Inst=0x00117463 | rs1=x2=0x00000000a | rs2=x1=0x000000005 |
                                                                                                                                                                                                                 rd=x8 | alu_op=0000 |
                                                                                                                                                                                                                                                                    alu_result=0x0000000f | MemRW=0
                                                                                                                                                                                                                                                                                                                                                    RegWrite=0 |
                                                                                                                                                                                                                                                                                                                                                                                  MemOut=0x00000000
  Time: 680000
                                    PC=0x0000000b8
                                                                        Inst=0x0080056f | rs1=x0=0x00000000 | rs2=x8=0x00000005 |
Inst=0x04000613 | rs1=x0=0x00000000 | rs2=x0=0x000000000 |
                                                                                                                                                                                                                 rd=x10 | alu_op=0000 | alu_result=0x00000005 | MemRW=0 rd=x12 | alu_op=0000 | alu_result=0x00000040 | MemRW=0
                                                                                                                                                                                                                                                                                                                                                      RegWrite=1
                                                                                                                                                                                                                                                                                                                                                                                 | MemOut=0x00000000
                                                                                                                                                                                                                                                                                                                                                      RegWrite=1 | MemOut=0x000000029
  Time: 690000
                                    PC=0x000000c0
                                                                        700000
                                     PC=0x000000c4
                                                                                                                                                                                                                                                                                                                                                         RegWrite=1 | MemOut=0x000000029
                                    PC=0x00000004

PC=0x00000044

PC=0x00000048

PC=0x0000004c
  Time: 710000
                                                                                                                                                                                                                                                                                                                               MemRW=0
                                                                                                                                                                                                                                                                                                                                                       RegWrite=1
                                                                                                                                                                                                                                                                                                                                                                                     MemOut=0x000000a3
  Time: 750000
                                     PC=0x00000050
                                                                                                                                                                                                                                                                                                                            | MemRW=0
                                                                                                                                                                                                                                                                                                                                                       RegWrite=1
                                                                                                                                                                                                                                                                                                                                                                                     MemOut=0x000000000
  Time: 760000
                                    PC=0x00000054
                                                                                                                                                                                                                                                                       alu result=0x00000005 | MemRW=0
                                                                                                                                                                                                                                                                                                                                                       RegWrite=1
                                                                                                                                                                                                                                                                                                                                                                                     MemOut=0x000000000
Time: 940000
                                   PC=0x000000b0
                                                                       Inst=0x00117463
                                                                                                                rs1=x2=0x00000000a
                                                                                                                                                              rs2=x1=0x000000005 | rd=x8 | alu op=0000 | alu result=0x0000000f | MemRW=0
                                                                                                                                                                                                                                                                                                                                         RegWrite=0 |
                                                                                                                                                                                                                                                                                                                                                                       MemOut=0x000000000
               950000
                                   PC=0x000000b8
                                                                        Inst=0x0080056f
                                                                                                                rs1=x0=0x000000000
                                                                                                                                                              rs2=x8=0x000000005 | rd=x10 | alu op=0000 |
                                                                                                                                                                                                                                                               alu result=0x00000005 | MemRW=0
                                                                                                                                                                                                                                                                                                                                           RegWrite=1
                                                                                                                                                                                                                                                                                                                                                                         MemOut=0x000000000
  Time: 960000
                                   PC=0x000000c0
                                                                        Inst=0x04000613
                                                                                                                rs1=x0=0x000000000
                                                                                                                                                              rs2=x0=0x000000000 | rd=x12 | alu op=0000 | alu result=0x00000040 | MemRW=0
                                                                                                                                                                                                                                                                                                                                         | RegWrite=1 | MemOut=0x000000029
```





#### **Control Unit Module:**

```
# run 1000ns
=== CONTROL UNIT TEST START ===
[R-type ADD] alu src=0 alu op=0000 reg wr=1 mem rd=0 mem wr=0 mem2reg=0 pc src=00
[R-type SUB] alu src=0 alu op=0001 reg wr=1 mem rd=0 mem wr=0 mem2reg=0 pc src=00
[I-type ADDI] alu src=1 alu op=0000 reg wr=1 mem rd=0 mem wr=0 mem2reg=0 pc src=00
[I-type SRAI] alu_src=1 alu_op=0111 reg_wr=1 mem_rd=0 mem_wr=0 mem2reg=0 pc_src=00
[I-type LW] alu_src=1 alu_op=0000 reg_wr=1 mem_rd=1 mem_wr=0 mem2reg=1 pc_src=00
[S-type SW] alu_src=1 alu_op=0000 reg_wr=0 mem_rd=0 mem_wr=1 mem2reg=0 pc_src=00
[B-type BEQ] alu_src=0 alu_op=0000 reg_wr=0 mem_rd=0 mem_wr=0 mem2reg=0 pc_src=01
[B-type BNE (not taken)] alu_src=0 alu_op=0000 reg_wr=0 mem_rd=0 mem_wr=0 mem2reg=0 pc_src=00
[B-type BLT] alu_src=0 alu_op=0000 reg_wr=0 mem_rd=0 mem_wr=0 mem2reg=0 pc_src=01
[JAL] alu_src=0 alu_op=0000 reg_wr=1 mem_rd=0 mem_wr=0 mem2reg=0 pc_src=01
[JALR] alu src=0 alu op=0000 reg wr=1 mem rd=0 mem wr=0 mem2reg=0 pc src=10
[LUI] alu_src=1 alu_op=0000 reg_wr=1 mem_rd=0 mem_wr=0 mem2reg=0 pc_src=00
[AUIPC] alu_src=1 alu_op=0000 reg_wr=1 mem_rd=0 mem_wr=0 mem2reg=0 pc_src=00
=== CONTROL UNIT TEST COMPLETE ===
```

#### **Immediate Generator Module:**

```
# run 1000ns
   = imm_gen Test Start ===
 addi x5, x2, 5:
  Instruction = 0x00510293 | imm_out = 5 (0x00000005)
 addi x5, x2, -3:
   Instruction = 0xffd10293 | imm_out = -3 (0xfffffffd)
andi x3, x4, 12:
  Instruction = 0x00c27193 | imm_out = 12 (0x0000000c)
  Instruction = 0x0100006f | imm out = 16 (0x00000010)
  Instruction = 0xff9ff06f | imm out = -8 (0xfffffff8)
jalr x0, 0(x1):
   Instruction = 0x00008067 \mid imm \text{ out} = 0 (0x00000000)
beq x11, x12, offset = 12:
Instruction = 0x00c58663 | imm_out = 12 (0x0000000c)
beq x10, x15, offset = -20:
   Instruction = 0xfef506e3 | imm_out = -20 (0xffffffec)
beq x10, x0, offset = 0:
  Instruction = 0x00050063 | imm_out = 0 (0x00000000)
  Instruction = 0x00b12023 | imm out = 0 (0x00000000)
sh x10, 4(x2):
  Instruction = 0x00a12223 | imm out = 4 (0x000000004)
sb x9, 8(x2):
   Instruction = 0x00912323 | imm_out = 6 (0x00000006)
lui x0, 0x12345:
   Instruction = 0x12345037 | imm_out = 305418240 (0x12345000)
  Instruction = 0x12345117 | imm_out = 305418240 (0x12345000)
 === imm gen Test Complete ===
```

#### **Register File Module:**

```
=== Register File Test Start ===

Read x0 = 0 (expected 0), x5 = 12345 (expected 12345)

Read x10 = 54321 (expected 54321), x0 = 0 (expected 0)

Check 'reg_out.mem' for final register values.
=== Register File Test Complete ===

$finish called at time : 42 ns : File "E:/Awais Asghar/Computer Architecture/Labs/Lab 2/Lab Material/Awais Asghar/reg file tb.sv" Line 68
```





#### **Program Counter Module:**

#### **Instruction Memory Module:**

```
# run 1000ns
      # run 1000ns
=== FULL INSTRUCTION MEMORY TEST ===
memory[0] = 0x006101b3
memory[1] = 0x006282b3
memory[3] = 0x406401b3
memory[3] = 0x406401b3
memory[4] = 0x4064082b3
memory[4] = 0x406403b3
memory[6] = 0x406403b3
memory[6] = 0x006111b3
memory[7] = 0x006292b3
memory[9] = 0x006413b3
memory[9] = 0x006421b3
memory[9] = 0x006121b3
memory[9] = 0x00622b3
memory[8] = 0x009413b3
memory[10] = 0x0062a2b3
memory[10] = 0x0062a2b3
memory[10] = 0x0062a2b3
memory[11] = 0x0062a2b3
memory[12] = 0x006131b3
memory[12] = 0x006131b3
memory[13] = 0x0062b2b3
memory[13] = 0x0062b2b3
memory[16] = 0x0062c2b3
memory[17] = 0x00642b33
memory[18] = 0x006151b3
memory[19] = 0x0062d2b3
memory[20] = 0x0062d2b3
memory[21] = 0x406151b3
memory[21] = 0x406151b3
memory[23] = 0x4062d2b3
memory[24] = 0x0062d2b3
memory[26] = 0x0062d2b3
memory[27] = 0x0062d2b3
memory[28] = 0x0062d2b3
memory[38] = 0x0052d213
memory[39] = 0x00512113
memory[31] = 0x0052d213
memory[34] = 0x0052d213
memory[34] = 0x0052d213
memory[36] = 0x00512113
memory[36] = 0x00542313
            memory(37] = 0x0052b213
memory(38] = 0x00543313
memory(38] = 0x00543131
memory(40] = 0x0054213
memory(41] = 0x0054213
memory(41] = 0x00545313
memory(43] = 0x00545313
memory(44] = 0x00545313
memory(45] = 0x40515113
memory(46] = 0x4052d213
memory(47] = 0x00545313
memory(47] = 0x00545313
memory(47] = 0x00545313
memory(50] = 0x00546213
memory(50] = 0x00546213
memory(51] = 0x00546313
memory(52] = 0x00526213
memory(52] = 0x00526213
memory(57] = 0x00326233
memory(57] = 0x0010083
memory(57] = 0x00428183
memory(58] = 0x00428183
memory(59] = 0x0041303
memory(59] = 0x0041303
memory(60] = 0x00010083
memory(61] = 0x00012083
memory(62] = 0x00012083
memory(63] = 0x00014083
memory(64] = 0x00522183
memory(65] = 0x00244303
memory(67] = 0x0002083
memory(67] = 0x00224183
```





#### **ALU Logic Module:**

```
# run 1000ns
=== ALU Logic Test Start ===
ADD: op1 = 10, op2 = 5 => result = 15 (hex: 0x00000000f)
SUB: op1 = 10, op2 = 5 => result = 5 (hex: 0x00000005)
SLL: op1 = 8, op2 = 1 => result = 16 (hex: 0x00000010)
SLT (signed): op1 = 4294967294, op2 = 1 => result = 1 (hex: 0x00000001)
SLT (signed): op1 = 2, op2 = 5 => result = 1 (hex: 0x00000001)
SLTU (unsigned): op1 = 5, op2 = 2 => result = 0 (hex: 0x00000000)
SLTU (unsigned): op1 = 2, op2 = 5 => result = 1 (hex: 0x00000001)
XOR: op1 = 8, op2 = 3 \Rightarrow result = 11 (hex: 0x00000000b)
SRL: op1 = 4026531840, op2 = 4 => result = 251658240 (hex: 0x0f000000)
SRA: op1 = 4294967264, op2 = 2 => result = 4294967288 (hex: 0xfffffff8)
OR: op1 = 12, op2 = 5 => result = 13 (hex: 0x00000000d)
AND: op1 = 15, op2 = 5 => result = 5 (hex: 0x000000005)
DEFAULT CASE: op1 = 123, op2 = 0 => result = 0 (hex: 0x00000000)
=== ALU Logic Test Complete ===
```

### **Data Memory Module:**







```
data_out.mem
00000029
00000200
00000000
00000002
00000c1e
00000def
00000007
00000008
00000010
00000321
00000014
0000009
0000f01
0000011a
0000006
00000013
00000013
00000012
00000022
0000019
00000084
   # run 1000ns
   === Data Memory Store/Load Test ===
  Read lw @ 0x08: 0xfaceab78
  Read 1b @ 0x09: 0xffffffab
  Read 1h @ 0x0A: 0xffffface
  WARNING: file C:/intelFPGA_lite/Lab2/data_out.mem could not be opened
   Memory successfully written to data_mem.mem
  $finish called at time : 90 ns : File "E:/Awais Asghar/Computer Architecture/Labs/Lab 2/Lab Material/Awais Asghar/data mem tb.sv" Line 82
```

#### 10. Conclusion

This project presents the complete design, simulation, and FPGA implementation of a **single-cycle RISC-V** (**RV32I**) **processor** using **SystemVerilog**. The processor includes all essential modules such as the control unit, ALU, register file, instruction and data memories, immediate generator, and program counter. It supports core RISC-V instructions including arithmetic, logical, memory access, and branching. The design was functionally verified through waveform simulations and structurally validated using RTL schematics. Successful deployment on the **Nexys A7 FPGA** confirmed correct hardware behavior with no timing violations. This implementation not only meets the RV32I specification but also provides a strong foundation for future enhancements such as pipelining and exception handling, making it a valuable educational and developmental platform for digital design and computer architecture.





### 11. References

- 1. Waterman, A., & Asanović, K. (2019). *The RISC-V Instruction Set Manual, Volume I: User-Level ISA, Version 2.2.* RISC-V Foundation. https://riscv.org/technical/specifications/
- 2. Patterson, D. A., & Hennessy, J. L. (2017). *Computer Organization and Design: RISC-V Edition*. Morgan Kaufmann.
- 3. UC Berkeley Architecture Research (2017). *RISC-V Reader: An Open Architecture Atlas* by Patterson & Waterman. https://inst.eecs.berkeley.edu/~cs61c/fa17/projects/proj2/
- 4. **Venus: RISC-V Web-Based Simulator** UC Berkeley CS61C. <a href="https://cs61c.org/tools/venus/">https://cs61c.org/tools/venus/</a>
- 5. **RVCodecJS** Web-based RISC-V instruction encoder/decoder. https://luplab.gitlab.io/rvcodecjs/#q=sw+x3+54+x4&abi=false&isa=AUTO
- 6. Digilent Inc. (2021). *Nexys A7 Reference Manual*. https://reference.digilentinc.com/reference/programmable-logic/nexys-a7/start
- 7. Xilinx. (2021). *Vivado Design Suite User Guide: Synthesis (UG901)*. <a href="https://www.xilinx.com/support/documentation-navigation/design-hubs/dh0002-vivado-design-hub.html">https://www.xilinx.com/support/documentation-navigation/design-hubs/dh0002-vivado-design-hub.html</a>